How To Use the SignalTap II Logic Analyzer Tool in Quartus Prime

แชร์
ฝัง
  • เผยแพร่เมื่อ 5 ก.ย. 2024

ความคิดเห็น • 17

  • @pepapu7112
    @pepapu7112 4 ปีที่แล้ว +1

    Thank you so much!! This video is more than helpful!! Our prof just task us to use signaltap but never taught us how to use it...

  • @guillaume8437
    @guillaume8437 3 ปีที่แล้ว +1

    So useful! Thank you! By the way, I used the SOF manager to flash the sof file on the DE SoC board, not the device programmer but it will be the same...

    • @guillaume8437
      @guillaume8437 3 ปีที่แล้ว

      Rania Hussein, is it normal that every single time I try to change trigger conditions and/or add/remove nodes to analyse the system asks me to recompile? Moreover, it proposes to make a "rapid compile" but the button "rapid compile" is not clickable...

  • @_AmHam_
    @_AmHam_ 4 ปีที่แล้ว +2

    You helped me a lot ! thank you Rania! Chokran :)

    • @raniahussein4974
      @raniahussein4974  4 ปีที่แล้ว +1

      Amin Hamdi You’re welcome. Best wishes

  • @Blutharsch
    @Blutharsch 3 ปีที่แล้ว +1

    This video was great, thank you!

  • @mohamedlarbibouchellal6037
    @mohamedlarbibouchellal6037 2 ปีที่แล้ว

    Thank you, hope you ll make more of FPGA tutorial !!

  • @daysirc
    @daysirc 4 ปีที่แล้ว +1

    Best tutorial! (than the useless and outdated of intel r_r) do more please :)

  • @leandrokeenzapa2217
    @leandrokeenzapa2217 3 ปีที่แล้ว +1

    very helpful!

  • @nandoperu100
    @nandoperu100 4 ปีที่แล้ว +1

    Thank you for explain

  • @kulasekarans5428
    @kulasekarans5428 2 ปีที่แล้ว +1

    I'm using a DE0-nano board. When polling some registers in Signal tap for debugging, the register's name appears RED in color. I don't know what it signifies. If it appears in RED, then the register's value stays at zero. But, if I assign the register to an output port, its value changes to black and it functions as it is supposed to. But I have unwanted ports in the bdf now. Can anybody tell me what the RED color actually signifies and how can I fix it?
    Thanks in advance :)

    • @varadpatil369
      @varadpatil369 6 หลายเดือนก่อน

      We are facing the same issue, how did u solve it

  • @paulspark7287
    @paulspark7287 4 ปีที่แล้ว +2

    I would love to see a tutorial on trigger conditions and storage qualifiers. I have been trying to capture signals between certain states of my state machine (e.g. start capturing on one state and stop capturing on another state). You would think this would be simple to do but I haven't managed yet. Intel's training videos are so dry and don't show good hands-on examples like you have done here.

    • @raniahussein4974
      @raniahussein4974  4 ปีที่แล้ว +1

      Paul Spark Thanks for the feedback. Will take your suggestion into consideration.

  • @kavingaupulekanayaka222
    @kavingaupulekanayaka222 4 ปีที่แล้ว +1

    Thanks lot for the simple and nice demo about the signal tap analyzer. I'm using Arria 10 GX PAC and I want to use signal tap analyzer. However, in my case I can program only to PR region using fpgaconf bitfile.gbs (not a .sof). And then using the SW API, I need to trigger the run. Signal tap analyzer always show "program the device to continue" even though I already programmed using .gbs. Any clue would be helpful, thanks.

    • @raniahussein4974
      @raniahussein4974  4 ปีที่แล้ว

      Kavinga Upul Ekanayaka I haven’t worked with Arria 10 GX so cant comment on that. Sorry

  • @m8111806
    @m8111806 ปีที่แล้ว

    If you get invalid JTAG error, it must be due to .sof file. Go to top right section where it says SOF manager, then click on ... and locate the path for .sof file.