I like the way you teach. Complex but makes the understanding so each. The course or verilog, arm and now VLSI, all are amazing. Thanks swayam and nptel for this priceless gift
Hello dear Professor , I appreciate you a lot for all your courses that are preparing for us to help us for growing in our research well,I would like to ask you some questions under 128Bit eFuse IP Design subject Problem statement: creating a convenable circuit that satisfied these specifications
you told that static power can be reduced if we selectively use low thresold nMOS and pMOS devices, but we know that for LVT cells leakage will be more. so we should use HVT cells instead of LVT right?
He's using the disable signal, so when the disable signal goes high, the output of the OR gate becomes high which might disable the clk from the ckt, where as when the disable signal is set low, the ckt works in the normal mode.
When transistors are stacked, won't each of them have its very own leakage current since they are all powered up so they can conduct? If they are never powered then how can they ever conduct? I did not get the part about the transistor stacking to reduce the leakage power.
One of the best teacher I have came across. All of his videos are so simple and easy to understand.
Kitne pyar se sir ne teach kiya hai maza aa gaya
Very useful lecture.. thanks for uploading!
really helpful lectures!!
Teachers like him are needed for the much needed clarity on VLSI basics . Really really grateful
This is the blessing of the holy cow
I like the way you teach. Complex but makes the understanding so each. The course or verilog, arm and now VLSI, all are amazing. Thanks swayam and nptel for this priceless gift
arm? i cant find those
@@sajankumar-ry6lt Look for Embedded Systems with ARM. I think it's in some from IIT KGP
Hello dear Professor ,
I appreciate you a lot for all your courses that are preparing for us to help us for growing in our research
well,I would like to ask you some questions under 128Bit eFuse IP Design subject
Problem statement: creating a convenable circuit that satisfied these specifications
- Supply voltage: VDD=2.2V - VIO=5.5VTemperature:-40C 25 C to 125C
Operating Mode :Program/Program Verify-Read/Read Program.
-Program Verify Read:10k (PVR Mode)
- Read Mode :5k {Read_Programmed Cell& Read_Uprogrammed Cell
- Current :
got v good basics knowledge about leakage reducing techniques. Thanks for the video
The world's best teacher thanks sir
you told that static power can be reduced if we selectively use low thresold nMOS and pMOS devices, but we know that for LVT cells leakage will be more. so we should use HVT cells instead of LVT right?
true
but HVT cells have higher dynamic power diss. So use HVT cells at chip regions having lesser switching activity.
Why does reducing the supply voltage, I mean the VDD, result in the circuit becoming slower.
Why use OR gate and not AND gate for clock gating, what am I missing here?
He's using the disable signal, so when the disable signal goes high, the output of the OR gate becomes high which might disable the clk from the ckt, where as when the disable signal is set low, the ckt works in the normal mode.
Thankyou so much sir. Great explanation
The transistors with lower Vth have higher leakage current, how come?
This is lecture 59, please put this into the video text
So nice thanks sir
adaptive body biasing (abb) and dynamic threshold scaling (dts), never heard of them before.
When transistors are stacked, won't each of them have its very own leakage current since they are all powered up so they can conduct? If they are never powered then how can they ever conduct?
I did not get the part about the transistor stacking to reduce the leakage power.
Can u provide ppt
Sir is from Computer science department and he is telling VLSI .
It's great to hear from such people ☺️