- 58
- 576 826
VLSI-LEARNINGS
India
เข้าร่วมเมื่อ 11 ส.ค. 2020
Logic Gates (AND/OR/NAND/NOR/XOR/XNOR) Verilog & Test bench compile and verify by modelsim tool.
And gate truth table, Verilog code and test bench
OR gate truth table, Verilog code and test bench
NAND gate truth table, Verilog code and test bench
NOR gate truth table, Verilog code and test bench
XOR gate truth table, Verilog code and test bench
XNOR gate truth table, Verilog code and test bench
OR gate truth table, Verilog code and test bench
NAND gate truth table, Verilog code and test bench
NOR gate truth table, Verilog code and test bench
XOR gate truth table, Verilog code and test bench
XNOR gate truth table, Verilog code and test bench
มุมมอง: 1 595
วีดีโอ
full subtractor verilog code | verilog code for full subtractor | full subtractor test bench
มุมมอง 1.3K2 ปีที่แล้ว
full subtractor verilog code verilog code for full subtractor full subtractor test bench
[VLSI | DIGITAL | Verilog] Design full subtractor using Full adder | full adder | full subtactor
มุมมอง 9653 ปีที่แล้ว
Design full subtractor using Full adder Full adder truth table full subtractor truth table how many full adders required to implement full subtractor
[FIFO verilog ] underflow FIFO | overflow FIFO | full FIFO | Empty FIFO
มุมมอง 3.4K3 ปีที่แล้ว
FIFO overflow FIFO underflow
[VLSI | FIFO ] full and empty logic for FIFO | verilog code for FIFO | FIFO logic
มุมมอง 8K3 ปีที่แล้ว
FIFO is empty when the read pointer and write pointer equal, FIFO full MSB bit is not equal and remaining bits are equal. FIFO overflow & under flow
sequence detector 101010 | patten detector 101010 | mealy sequence detector 101010
มุมมอง 4K3 ปีที่แล้ว
sequence detector 101010 sequence detector using mealy machine mealy 101010 sequence detector explained in this video , th-cam.com/video/EUosQBSw2qQ/w-d-xo.html if you have any doubts please feel free to comment below , I WILL ANSWER YOUR DOUBTS. Thanks for watching , if you like my video PLEASE DO SUBSCRIBE ,
Sequence detector 101001 overlapping mealy FSM Sequence detector
มุมมอง 1.6K3 ปีที่แล้ว
sequence detector 101001 sequence detector using mealy machine mealy 101001 sequence detector explained in this video , th-cam.com/video/EUosQBSw2qQ/w-d-xo.html if you have any doubts please feel free to comment below , I WILL ANSWER YOUR DOUBTS. Thanks for watching , if you like my video PLEASE DO SUBSCRIBE ,
bandipur Mudumalai national park and theppakadu elephant camp
มุมมอง 1.8K3 ปีที่แล้ว
bandipur mudumalai and theppakadu elephant camp bandipur Mudumalai national park and theppakadu elephant camp the place is located next to mudumalai national park it open olny 5 PM to 6PM ticket cost 30/- per person
[VLSI - VERILOG ] verilog code for counter increment by 2 | test bench for counter
มุมมอง 6K4 ปีที่แล้ว
implement counter increment by 2 verilog code and test bench increment by 2 counter verilog code and testbench for counter increment by 2
Demux in digital electronics | implement 1 to 2 and 2 to 4 decoder using demux
มุมมอง 9334 ปีที่แล้ว
decoder using demux
Design decoder using mux | decoder implementation using multiplexer
มุมมอง 16K4 ปีที่แล้ว
implement 1to2 and 2to4 decoder using mux design decoder using mux design 1 to 2 decoder using mux design 2to4 decoder using mux
Full subtractor using 2x1 and 4x1 and 8x1 mux
มุมมอง 15K4 ปีที่แล้ว
implement full subtractor using 2x1 and 4x1 and 8x1 mux\ full subtractor using 2x1 mux full subtractor using 4x1 mux full subtractor using 8x1 mux fulladder youtube link th-cam.com/video/iVzGop-uH6o/w-d-xo.html
Full adder using 2x1 mux | full adder using 4x1 mux | full adder using 8x1 mux
มุมมอง 10K4 ปีที่แล้ว
implement full adder using 2x1 , 4x1 ,8x1 mux full adder using 2x1 full adder using 4x1 full adder using 8x1
VLSI :mealy sequence detector verilog code and test bench for 1010 and verilog programming
มุมมอง 32K4 ปีที่แล้ว
mealy sequence detector verilog code and test bench for 1010 Design of Sequence Detector using FSM in Verilog HDL In this video Sequence “1010” is detected using MEALY FSM. State diagram, state table are shown
XNOR gate using 2x1 mux and buffer/inverter using XOR gate
มุมมอง 1.7K4 ปีที่แล้ว
XNOR gate using 2x1 mux and buffer/inverter using XOR gate
XOR gate using 2x1 mux and buffer/inverter using XNOR gate
มุมมอง 3.3K4 ปีที่แล้ว
XOR gate using 2x1 mux and buffer/inverter using XNOR gate
AND || OR || NOR || NAND || XOR || XNOR gate using demultiplexer
มุมมอง 8K4 ปีที่แล้ว
AND || OR || NOR || NAND || XOR || XNOR gate using demultiplexer
metastability |clock domain crossing(CDC) with respect to reset | reset crossing
มุมมอง 6K4 ปีที่แล้ว
metastability |clock domain crossing(CDC) with respect to reset | reset crossing
NOR gate using 2x1 mux l NOR gate using multiplexer
มุมมอง 2.2K4 ปีที่แล้ว
NOR gate using 2x1 mux l NOR gate using multiplexer
NAND gate using 2x1 mux | inverter using NAND gate | buffer using NAND gate
มุมมอง 4K4 ปีที่แล้ว
NAND gate using 2x1 mux | inverter using NAND gate | buffer using NAND gate
sequence detector 0010 || sequence detector 0011 overlapping mealy FSM
มุมมอง 13K4 ปีที่แล้ว
sequence detector 0010 || sequence detector 0011 overlapping mealy FSM
sequence detector 1110 || sequence detector 1111 overlapping mealy FSM
มุมมอง 12K4 ปีที่แล้ว
sequence detector 1110 || sequence detector 1111 overlapping mealy FSM
sequence detector 0110 || sequence detector 0111 overlapping mealy FSM
มุมมอง 12K4 ปีที่แล้ว
sequence detector 0110 || sequence detector 0111 overlapping mealy FSM
Sequence detector 1100 || sequence detector 1101 overlapping mealy FSM
มุมมอง 45K4 ปีที่แล้ว
Sequence detector 1100 || sequence detector 1101 overlapping mealy FSM
sequence detector 1000 || sequence detector 1001 overlapping mealy FSM
มุมมอง 13K4 ปีที่แล้ว
sequence detector 1000 || sequence detector 1001 overlapping mealy FSM
sequence detector 0100 || sequence detector 0101 overlapping mealy FSM
มุมมอง 13K4 ปีที่แล้ว
sequence detector 0100 || sequence detector 0101 overlapping mealy FSM
Synthesis/STA - false path example and concept
มุมมอง 14K4 ปีที่แล้ว
Synthesis/STA - false path example and concept
bro today i have exam but i am not able to not understading what to do
Your explanation very nice, please continue videos, it helped me to crak the interviews
Most underrated video ..... Superb explanation
Thankyou sir
Very easy explanation Sir , u made it seem very simple. Thank you
Thank you sir for your great explanation. Actually I have few doubts Is it mandatory to set the adding of input delay and output delay is 100% like 70% ,30% of time period of clock period. My clock period is 2ns. And When i am doing synthesis area of the design is changing with respect to input delay and output delays. I am increasing input delay area is also increasing and if decreasing area getting decreasing. how can we choose the delay values of input and output delay? where we will get these values. Could you please help with this sir?
sir how u took that setup is 3ns u assumed or u calculated
@@pmanisha5144 assumed
Design a sequence detector to detect three or more consecutive 1's in a sequence of bits using Mealy model
Where is done overlapping
thanks
Sir, Pl, make use of a DSLR. Auto focusing is made easy and the video quality will be good. Thank you.
thank you bhaiya.. thanks a lot
Really great🎉
🙌👏
Sir, At 11:18 For hold, we should check at launch flop itself, as you discussed in previous videos So buffer should add before launch FF not after launch FF? Plaese clarify this doubt, sir
for t_hold <= T_clk/2 --> no change in hold equation But for t_hold >= T_clk/2 then --> t_hold <= T_clk/2 + t_cq + t_comb
One small correction, sir 14:00 t_hold <= (t_cq + t_comb) <= (T_clk - t_setup) 1ns <= t_total <= (4-1)ns
Hi, what you have explained at 1st point for that path we can assign set_clock_groups -asynchronous also right ?? Please clear my doubt
see , set_clock_groups -asynchronous and fath_path command might be two different commands in the .tcl file , but what end operation the both does is the same , it ignores the timing relationships in the specified path .
Excellent
What you are telling is absolutely wrong. For half cycle paths hold check becomes relaxed by half cycle and for half cycle paths hold becomes frequency dependent. Please get your own concepts clear before teaching.
exam in 2hrs , this video cleared my concept last hour.
i dont understand about "out = 1'b0" 4 turn
Your english is very good like babar azam
Bro we want same explanation for hold So much confusion while doing it
Am I the only one who didn't understand a single thing
@@JANAVIDAAD if you are from engineering background then you will understand
@@VLSI-learnings If I wasn't from engineering background why would I watch🙂
@@JANAVIDAAD ooo sorry
Excellent💯👍
thanks brother i seaching for this simple type of explanation, thanks for introducing it.
God literally ❤
How to know that when clock is reaching to other flops. lets say input side block. If time of clock is 10ns, and your calculated slack is 5.5 but on the other side if clcok reach to input side of flop at 6ns then 6+4.5 will be 10.5 and setup viloation happen.
If you do videos this much practically you will get huge success
Application orientated ga Videos inka chesi .. upload cheyandi sir
U r super sri
Can you continue your knowledge sharing... Why 🤔 you stop...?
Simple and best conversion bro !!! Thank you
Welcome
For 1101 and 1100 What happens to the state s3 when it is 1 bit overlapping?
BUT THIS METHOD DOES NOT HELP IN FINDING MINIMUM NUMBER OF 2 INPUT NAND
I love the way you explained this..I wasn't able to understand this even after watching other videos but yours one cleared all doubts
Welcome
Not able to follow with poor audio and images
Sir in 1100 during s1 cant we stay in s2 if it is 0 in stead of going to so
Awesome explanation....the most liked part in the lecture is explaining in practical way..
Glad to hear that
Thanks for the video! How does the command change when the flop is driving a port and the port goes into a flop with a different clock (assume clk_y which is a div/4 version of clk_m)? Will the command now be: set_output_delay 4.2 -clock clk_s [get_ports y]? What about the impact of the clock period at the destination?
sir at time frame 14:00 shouldnt it be 1ns < Total delay < (4ns-1ns) ?
Why should we create generated clk
Good explanation Sir. Thank you very much for the session.
You are most welcome
Bro, did you previously written the veda iit exam , Can I expect questions from your digital electronics classes?
Yes, sure
Hi Sir.. There is a brightness variation in video recording, hence it is very difficult to watch, Can you please rerecord the contents.
I will try my best
As a beginner not even understanding what are u teaching
Very Good explanation, I have very basic query. How we decide to write , max delay 3.4 and min delay 1.5. why did not choose max delay as 3.3 or 3.5.. Similarly for Min delay 1.3 or 1.6 as min delay . How do you choose or how do you set these values
today only, i saw your video. So informative. Thank you very much sir
Welcome
Hii sir.... How we will get to know false paths and Multi cycle paths are present in our design , by using any command...
Command will not say that ... designer know about false and multi cycle path