Hello sir, i am facing a problem when i am synthesizing a full adder in cadence genus..since it is a pure combinational circuit..do we still need to provide clock definitions in the .tcl file. Or how to synthesize a combinational circuit without .sdc file?
Hi Theja, Thanks for the feedback. Currently I am not getting chance to work on Design Compiler, But Yes , When I will get chance to work on it, I will work on your suggestion.
Thanks for all your videos.
All videos are very useful
Hi Arati,
Glad you like them!
Thanks you. It is very helpful to the new like me.
Tq so much of u sir... 👍
Thank you.Very informative videos
You are welcome Debolina.
Keep supporting, Keep learning.
Thanks a lot for your efforts
Thanks a lot @alla !!
Your videos are really helpful. Could you also please make videos on learning TCL script
Yes Prashanth, But it will take some time.
Hi, how to read the multiple files ( hierarchical design) in the dc shell? Is there any option to read the filelist?
You didn't associate the create_clock SDC command with the clk port [get_ports clk], is this why the timing report showing unconstraint path?
thank you sir,it is very useful. I want to know if there are relevant documents
How to clear in unconnected error
sir, what about the zero wire load model that we use and can you differentiate different wire load models?
please cover all these using VHDL codes
Thanks you
Hello sir, i am facing a problem when i am synthesizing a full adder in cadence genus..since it is a pure combinational circuit..do we still need to provide clock definitions in the .tcl file. Or how to synthesize a combinational circuit without .sdc file?
Hi Dharamvir,
You can define a virtual clock.
Can you tell me how to pass agument to the tcl file in dc_shell.
I m running dc_shell like this.
dc_shell-t -f /home/vlsi2018/BootLoader/syn.tcl
You may open the dc shell first , then in tcl command window you can source the tcl file with argument.
Please cover all features of design complier sir.
Hi Theja,
Thanks for the feedback.
Currently I am not getting chance to work on Design Compiler, But Yes , When I will get chance to work on it, I will work on your suggestion.
@@TeamVLSI any way ur explanations are really good. If you can. Please explain icc2 tool