SERDES LAYOUT (WIRE / INTERCONNECT PARASITICS)

แชร์
ฝัง
  • เผยแพร่เมื่อ 8 ม.ค. 2025

ความคิดเห็น • 37

  • @mohdkhairizulkalnain279
    @mohdkhairizulkalnain279 4 ปีที่แล้ว +6

    Nice lecture! Looking forward to one on DFE and TX Equalization techniques.

  • @meghachandargi6805
    @meghachandargi6805 3 ปีที่แล้ว +1

    Thank u sir for the wonderful content!!!

  • @sivaiahnaali459
    @sivaiahnaali459 3 ปีที่แล้ว +1

    Good contet in lecture sir and we'll explained👍.
    If possible please provide more videos on high speed serial links.

  • @smuchini
    @smuchini 3 ปีที่แล้ว +1

    Great lecture with clear examples. Can you share the part2 of this topic pls? Thanks.

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  3 ปีที่แล้ว

      Thanks Sanjay for the feedback. I will record part2..need little time.

  • @lilwiterose
    @lilwiterose 3 ปีที่แล้ว

    You are awesome!! You make great content to learn from. Easy concepts and examples. Thanks a lot!

  • @goldeneye111ful
    @goldeneye111ful ปีที่แล้ว +1

    Thickness is dependent on the metal stack options for that particular node..as we go to lower geometry process ..thickness also has to decrease..

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  ปีที่แล้ว

      That’s what .. thickness will also reduce but comparable to distance between the metal lines.. Hope you got what I meant

  • @xuli3400
    @xuli3400 3 ปีที่แล้ว +1

    Thank you Sir for the lecture! It is very helpful. Just wondering if there is a plan to teach the part2 in the outline (inverter input and output parasitic capacitance, and propagation delay)

  • @veereshj1916
    @veereshj1916 4 ปีที่แล้ว +1

    Hi thanks to your videos...can you please make videos on EM/IR and how to calculate it, antenna, lod, sti topics.

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  4 ปีที่แล้ว +1

      sure...EM/IR and Crosstalk and line delay will be first few.....

  • @anusharao7500
    @anusharao7500 4 ปีที่แล้ว +2

    You have explained about parasitics calculations but can you please explain me how it effects that signal? and how that leads to circuit degradation?

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  4 ปีที่แล้ว

      Yes.. will prepare one more video to add all delays and how maximum speed of operation gets affected

  • @gotoysuresh
    @gotoysuresh ปีที่แล้ว +1

    Thank you for good lecture sir! I have one question on parasitic resistance. As you know resistance increases with frequency due to skindepth. For SERDES, operates are in GHz range, don't you think per sqaure sheet resistance is under estimate of parasitic resistance ? Would this be significantly higher ?

  • @bhavanireddy1152
    @bhavanireddy1152 4 ปีที่แล้ว +1

    Please make a video on ADC PROJECT ????? ND MORE VIDEOS ON FINFET ????

  • @jhansilakshmi80
    @jhansilakshmi80 4 ปีที่แล้ว +1

    Hi Please provide video on ring oscillator waiting for current mirror part2 andsub 1V BGR

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  4 ปีที่แล้ว

      Sure...will take little time..little busy with work...but will surely upload..

  • @shwetakundgol6468
    @shwetakundgol6468 4 ปีที่แล้ว +1

    Hi sir
    When you'll post matching techniques and op amp operation videos

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  4 ปีที่แล้ว

      I will post for 5 transistor OTA...will that help? Which one are you looking at?

    • @shwetakundgol6468
      @shwetakundgol6468 4 ปีที่แล้ว

      @@analoglayoutdesign2342 I was looking for part 2 of current mirrors video which you posted. I'm also looking for opamp design and operation

    • @analoglayoutdesign2342
      @analoglayoutdesign2342  4 ปีที่แล้ว +1

      @@shwetakundgol6468 ok will post it

    • @shwetakundgol6468
      @shwetakundgol6468 4 ปีที่แล้ว

      @@analoglayoutdesign2342 ok thank you

  • @sunkarasaigoutham
    @sunkarasaigoutham 4 ปีที่แล้ว

    Hi Jay,
    May I know which company you work for?
    Thanks,
    Sai.

  • @sunkarasaigoutham
    @sunkarasaigoutham 4 ปีที่แล้ว

    Also waiting for your sub 1V BGR video :)

  • @hemantpise3414
    @hemantpise3414 4 ปีที่แล้ว

    can you give me the classification about 2nd order effect and short channel effect

  • @Nandamashok
    @Nandamashok 4 ปีที่แล้ว +2

    scripting languages videos for vlsi

    • @alterguy4327
      @alterguy4327 4 ปีที่แล้ว +1

      Any scripting language works fir VLSI. You should have a strong base on REGEX and File handling etc